OUTPUT LOGIC FORM | TRANSISTOR-TRANSISTOR LOGIC |
TIME RATING PER CHACTERISTIC | 45.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, LOW TO HIGH LEVEL OUTPUT AND 89.00 NANOSECONDS MAXIMUM PROPAGATION DELAY TIME, HIGH TO LOW LEVEL OUTPUT |
VOLTAGE RATING AND TYPE PER CHARACTERISTIC | 5.5 VOLTS MAXIMUM POWER SOURCE |
BODY HEIGHT | 0.085 INCHES MAXIMUM |
BODY WIDTH | 0.240 INCHES MINIMUM AND 0.325 INCHES MAXIMUM |
FEATURES PROVIDED | HERMETICALLY SEALED AND MONOLITHIC AND BIPOLAR AND PROGRAMMABLE AND PROGRAMMED AND SCHOTTKY AND W/ENABLE |
MEMORY CAPACITY | UNKNOWN |
BODY LENGTH | 0.440 INCHES MAXIMUM |
OPERATING TEMP RANGE | -55.0/+125.0 DEG CELSIUS |
TERMINAL SURFACE TREATMENT | SOLDER |
STORAGE TEMP RANGE | -65.0/+150.0 DEG CELSIUS |
INCLOSURE CONFIGURATION | FLAT PACK |
MAXIMUM POWER DISSIPATION RATING | 910.0 MILLIWATTS |
TERMINAL TYPE AND QUANTITY | 16 FLAT LEADS |
INPUT CIRCUIT PATTERN | 10 INPUT |
MEMORY DEVICE TYPE | ROM |
TEST DATA DOCUMENT | 82577-932820 DRAWING (THIS IS THE BASIC GOVERNING DRAWING, SUCH AS A CONTRACTOR DRAWING, ORIGINAL EQUIPMENT MANUFACTURER DRAWING, ETC.; EXCLUDES ANY SPECIFICATION, STANDARD OR OTHER DOCUMENT THAT MAY BE REFERENCED IN A BASIC GOVERNING DRAWING) |
INCLOSURE MATERIAL | CERAMIC AND GLASS |